2021年4月25日 星期日

HBLbits_Verilog Basic_Countbcd

 HBLbits_Verilog Basic_Countbcd

Build a 4-digit BCD (binary-coded decimal) counter. Each decimal digit is encoded using 4 bits: q[3:0] is the ones digit, q[7:4] is the tens digit, etc. For digits [3:1], also output an enable signal indicating when each of the upper three digits should be incremented.

You may want to instantiate or modify some one-digit decade counters.





module top_module (
    input clk,
    input reset,   // Synchronous active-high reset
    output [3:1] ena,
    output [15:0] q);
    assign ena[3] = q[11:8]==4'b1001 && q[7:4]==4'b1001 && q[3:0]==4'b1001;
    assign ena[2] = q[7:4]==4'b1001 && q[3:0]==4'b1001;
    assign ena[1] = q[3:0]==4'b1001;
    
    decade_counter d1(clk, reset, 1'b1,q[3:0]);
    decade_counter d2(clk, reset, ena[1],q[7:4]);
    decade_counter d3(clk, reset, ena[2],q[11:8]);
    decade_counter d4(clk, reset, ena[3],q[15:12]);
 endmodule


module decade_counter(
    input clk,
    input reset,        // Synchronous active-high reset
    input ena,
    output [3:0] q);
    always@(posedge clk)
        begin
            if(reset||q == 4'b1001&& ena==1) q<=4'b0000;
            else if(ena) q<=q + 1'b1; //       
        end
endmodule



沒有留言:

張貼留言

WOKWI DHT22 & LED , Node-Red + SQLite database

 WOKWI DHT22 & LED , Node-Red + SQLite database Node-Red程式 [{"id":"6f0240353e534bbd","type":"comment&...